

## **AXI to APB Bus Bridge**

The AXI to APB Bridge translates an AXI bus transaction (read or write) to an APB bus transaction. This is accomplished via two state machines — one governing the AXI transactions, and one governing APB transactions.

The AXI to APB Bridge acts as an AXI Slave component, and an APB Master component in an AXI/APB subsystem. Typically, the AXI to APB Bridge has its AXI interface connected to a Slave component port on an AXI Channel/Interconnect module, and its APB interface connected to the Master component port on an APB Channel module.

## **Features**

- Translates AMBA® AXI transactions to APB transactions
- Low latency
- Low Gate Count
- · Supports APB 2.0 and APB 3.0 Signaling
- Independent ACLK, PCLK pseudo-synchronous clocks



## **Deliverables**

- Verilog Source
- Complete Test Environment
- AHB Bus Functional Model

For more information, please contact us at ip@silvaco.com.

Rev 012021\_05

NORTH AMERICA BRAZIL EUROPE sales@silvaco.com br\_sales@silvaco.com eusales@silvaco.com JAPAN KOREA TAIWAN SINGAPORE CHINA jpsales@silvaco.com krsales@silvaco.com twsales@silvaco.com sgsales@silvaco.com cn sales@silvaco.com