Nanoscale Devices

The full text for most of these papers may be found at the IEEE website at www.ieee.org.

P. Blaise,1,2
Ab Initio Simulation of Advanced Materials and Devices: Current Challenges“,
1Silvaco Montbonnot, 38330, France
2Univ. Grenoble Alpes, CEA, LETI, 38000 Grenoble, France.

Zhenqiang Ma, Guoxuan Qin,
“Fast Flexible Electronics Made from Nanomembranes Derived from High-Quality Wafers”,
Semiconductor Nanomaterials for Flexible Technologies, 2010, pp. 67-104.

D.H. Tassis, A. Tsormpatzoglou, C.A. Dimitriadis, G. Ghibaudo, G. Pananakakis, N. Collaert,
“Source/drain optimization of underlapped lightly doped nanoscale double-gate MOSFETs”,
Microelectronic Engineering, Vol. 87, Issue 11, November 2010, pp. 2353-2357.

Guriqbal Singh Josan, Archana Devasia, Sean Rommel, Santosh K. Kurinec,
“Simulation and verification of void transfer patterning (VTP) technique for nm-scale features”,
Microelectronic Engineering, In Press, Corrected Proof, Available online 27 August 2010.

Ping Bai, Hong Son Chu, Mingxia Gu, Oka Kurniawan, Erping Li,
“Integration of plasmonics into nanoelectronic circuits”,
Physica B: Condensed Matter, Vol. 405, Issue 14, 15 July 2010, pp. 2978-2981.

Seong-Wan Ryu, Chang-Hoon Kim, Jin-Woo Han, Chung-Jin Kim, Cheulhee Jung, Hyun Gyu Park, Yang-Kyu Choi,
“Gold nanoparticle embedded silicon nanowire biosensor for applications of label-free DNA detection”,
Biosensors and Bioelectronics, Vol. 25, Issue 9, 15 May 2010, pp. 2182-2185.

Oka Kurniawan, Man-Fai Ng, Wee Shing Koh, Zuan Yi Leong, Erping Li,
“Simplified model for ballistic current–voltage characteristic in cylindrical nanowires”,
Microelectronics Journal, Vol. 41, Issues 2-3, February-March 2010, pp. 155-161.

F. Djeffal, M. Meguellati, A. Benhaya,
“A two-dimensional analytical analysis of subthreshold behavior to study the scaling capability of nanoscale graded channel gate stack DG MOSFETs”,
Physica E: Low-dimensional Systems and Nanostructures, Vol. 41, Issue 10, October 2009, pp. 1872-1877.

U. Monga, H. Børli, T. A. Fjeldly,
“Compact subthreshold current and capacitance modeling of short-channel double-gate MOSFETs”,
Mathematical and Computer Modelling, In Press, Accepted Manuscript, Available online 30 September 2009.

Zhigong Wang, Xiaosong Gu, Xiaoying Lü, Zhenglin Jiang, Wenyuan Li, Guangming Lü, Yufeng Wang, Xiaoyan Shen, Xintai Zhao, Huiling Wang, Zhenyu Zhang, Hongmei Shen, Yang Wu, Weixing Shen, Jingyang Zhang, Dong Chen, Xiaoyi Mao, Huaxiang Shen,
“Microelectronics-embedded channel bridging and signal regeneration of injured spinal cords”,
Progress in Natural Science, Vol. 19, Issue 10, 10 October 2009, pp. 1261-1269.

Servin Rathi, Jyotika Jogi, Mridula Gupta, R.S. Gupta,
“Modeling of hetero-interface potential and threshold voltage for tied and separate nanoscale InAlAs–InGaAs symmetric double-gate HEMT”,
Microelectronics Reliability, In Press, Corrected Proof, Available online 11 August 2009.

X. Loussier, D. Munteanu, J. L. Autran,
“Simulation study of circuit performances of independent double-gate (IDG) MOSFETs with high-permittivity gate dielectrics”,
Journal of Non-Crystalline Solids, Vol. 355, Issues 18-21, 1 July 2009, pp. 1185-1188.

René Pinnau, Jorge Mauricio Ruiz V,
“Convergent finite element discretizations of the density gradient equation for quantum semiconductors”,
Journal of Computational and Applied Mathematics, Vol. 223, Issue 2, 15 January 2009, pp. 790-800.

K. Romanjek, L. Hutin, C. Le Royer, A. Pouydebasque, M. -A. Jaud, C. Tabone, E. Augendre, L. Sanchez, J.-M. Hartmann, H. Grampeix, V. Mazzocchi, S. Soliveres, R. Truche, L. Clavelier, P. Scheiblin, X. Garros, G. Reimbold, M. Vinet, F. Boulanger, S. Deleonibus,
“High performance 70 nm gate length germanium-on-insulator pMOSFET with high-k/metal gate”,
Solid-State Electronics, Vol. 53, Issue 7, July 2009, pp. 723-729.

M. Y. Yunus, M. Rusop,
“Effect of gate dielectric to the threshold voltage of 65 nm NMOS structure”,
AIP Conference Proceedings, Vol. 1136, 2009, pp. 570-574.

Shadi A. Dayeh, Darija Susac, Karen L. Kavanagh, Edward T. Yu, Deli Wang,
“Structural and room-temperature transport properties of zinc blende and wurtzite inas nanowires”,
Advanced Functional Materials, Vol. 19, No. 13, July 10 2009, pp. 2102-2108.

Shadi A. Dayeh, Cesare Soci, Xin-Yu Bao, Deli Wang,
“Advances in the synthesis of InAs and GaAs nanowires for electronic applications”,
Nano Today, Vol. 4, Issue 4, August 2009, pp. 347-358.

Lianxi Jia, Minming Geng, Lei Zhang, Lin Yang, Ping Chen, Tong Wang, Yuliang Liu,
“Wavelength conversion based on degenerate-four-wave-mixing with continuous-wave pumping in silicon nanowire waveguide”,
Optics Communications, Vol. 282, Issue 8, 15 April 2009, pp. 1659-1663.

S. Saurabh and M. Jagadesh Kumar,
“Impact of Strain on Drain Current and Threshold Voltage of Nanoscale Double Gate Tunnel Field Effect Transistor: Theoretical Investigation and Analysis”,
Japanese Journal of Applied Physics, No. 48 (2009), pp. 064503-1.

Sang-Kwon Lee, Seung-Yong Lee, Konstantinos Rogdakis, Chan-Oh Jang, Dong-Joo Kim, Edwige Bano, Konstantinos Zekentes,
“Si nanowire p-FET with asymmetric source-drain I-V characteristics”,
Solid State Communications, Vol. 149, Issues 11-12, March 2009, pp. 461-463.

M. Reyboz, P. Martin, T. Poiroux, O. Rozeau,
“Continuous model for independent double gate MOSFET”,
Solid-State Electronics, In Press, Corrected Proof, Available online 28 March 2009.

T. Z. Mohamad, I. Ahmad, A. Zaharim,
“Optimum solution in fabricating 65 nm NMOS transistors using Taguchi method”,
Advances on Applied Computer and Applied Computational Science. Proceedings of the 7th WSEAS International Conference on Applied Computer & Applied Computational Science (ACACOS ’08), pp. 451-6, 2008.

S. Kolberg, H. Børli, T.A. Fjeldly,
“Modeling, verification and comparison of short-channel double gate and gate-all-around MOSFETs”,
Mathematics and Computers in Simulation, Vol. 79, Issue 4, 15 December 2008, pp. 1107-1115.

Ismail Saad, Razali Ismail,
“Self-aligned vertical double-gate MOSFET (VDGM) with the oblique rotating ion implantation (ORI) method”,
Microelectronics Journal, Vol. 39, Issue 12, December 2008, pp. 1538-1541.

Vijay Sai Patnaik, Ankit Gheedia and M. Jagadesh Kumar,
“3D Simulation of Nanowire FETs using Quantum Models”

Abhinav Kranti, G. Alastair Armstrong,
“How crucial is back gate misalignment/oversize in double gate MOSFETs for ultra-low-voltage analog/rf applications?”,
Solid-State Electronics, Vol. 52, Issue 12, December 2008, pp. 1895-1903.

K. Modzelewski, R. Chintala, H. Moolamalla, S. Parke, D. Hackler,
“Design of a 32nm Independently-Double-Gated FlexFET SOI Transistor”,
17th Biennial University/Government/Industry Micro/Nano Symposium, UGIM 2008. 13-16 July 2008, pp. 64-67.

Qi Jianwen, Cheng Xiulan, Masayasu Tanjyo,
“Simulation on the effect of Halo implantation precision on the performance of 36NM NMOSFET device”,
Semiconductor Technology, ISTC 2008 – Proceedings of the 7th International Conference on Semiconductor Technology, PV 2008-1, 2008, pp. 58-63.

Suzhen Luan, Hongxia Liu, Renxu Jia, Naiqiong Cai, Jin Wang, Qianwei Kuang,
“Analytical model of drain current for ultra-thin body and double-gate schottky source/drain MOSFETs accounting for quantum effects”,
Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, Vol. 29, No. 5, May 2008, pp. 869-874.

Håkon Børli, Sigbjørn Kolberg, Tor A. Fjeldly,
“Capacitance modeling of short-channel double-gate MOSFETs”,
Solid-State Electronics, Vol. 52, Issue 10, October 2008, pp. 1486-1490.

Kathy Boucart, Adrian Mihai Ionescu,
“A new definition of threshold voltage in Tunnel FETs”,
Solid-State Electronics, Vol. 52, Issue 9, September 2008, pp. 1318-1323.

Sang H. Lee, Geunbae Lim, Wonkyu Moon, Hyunjung Shin, Cheong-Wol Kim,
“V-shaped meta-oxide-semiconductor transistor probe with nano tip for surface electric properties”,
Ultramicroscopy, Vol. 108, Issue 10, September 2008, pp. 1094-1100.

Rishu Chaujar, Ravneet Kaur, Manoj Saxena, Mridula Gupta, R.S. Gupta,
“Intermodulation distortion and linearity performance assessment of 50-nm gate length L-DUMGAC MOSFET for RFIC design”,
Superlattices and Microstructures, Vol. 44, Issue 2, August 2008, pp. 143-152.

Luan Suzhen, Liu Hongxia, Jia Renxu, Cai Naiqiong, Wang Jin, Kuang Qianwei,
“An analytical model of drain current for ultra-thin body and double-gate Schottky source/drain MOSFETs accounting for quantum effects”,
Chinese Journal of Semiconductors, Vol. 29, n 5, p 869-74, May 2008.

S. Kolberg, H. Børli, and T. A. Fjeldly,
“Modeling, Verification and Comparison of Short-Channel Double Gate and Gate-All-Around MOSFETs”,
J. Math. and Comp. in Simulation, in press.

H. Børli, S. Kolberg, and T. A. Fjeldly,
“Physics Based Current and Capacitance Model of Short-Channel Double Gate and Gate-All-Around MOSFETs”,
invited, Proc. IEEE Int. Conf. on Nanoelectronics, March 24-27, 2008, Shanghai, China, pp. 844-849. IEEE ref. 978-1-4244-1573-1/08.

H. Børli, S. Kolberg, T. Fjeldly, and B. Iñguez,
“Current and Capacitance Modeling of Short-Channel DG MOSFETs”,
Proc. 7th Int. IEEE Caribbean Conf. on Devices, Circuits and Systems (ICCDCS’08), Cancun, Mexico, April 28-30, 2008, paper no. 19. IEEE ref. 978-1-4244-1957-9/08.

H. Børli, S. Kolberg, and T. A. Fjeldly,
“Capacitance modeling of Short-Channel DG and GAA MOSFETs”,
invited paper, NSTI Nanotech 2008, Workshop on Compact Modeling, CRC Press, Boston, MA, June 1-5, 2008, vol. 3, pp. 745-749, 2008. ISBN: 978-1-4200-8505-1 (CD: ISBN 978-1-4200-8511-2).

H. Børli, K. Vinkenes, and T. A. Fjeldly,
“Physics based Capacitance Modeling of Short-Channel Double-Gate MOSFETs”,
Physica Status Solidi (c), 1-4 (2008), in press. (DOI 10.1002/pssc.200780124).

S. Kolberg, H. Børli, and T. A. Fjeldly,
“Compact Current Modeling of Short-Channel Multiple Gate MOSFETs”,
Physica Status Solidi (c), 1-4 (2008), in press. (DOI 10.1002/pssc.200880125).

H. Børli, S. Kolberg, and T. A. Fjeldly,
“Capacitance Modeling of Short-Channel Double-Gate MOSFETs”,
Solid State Electronics, Vol. 52, pp. 1486-1490, 2008.

H. Børli, S. Kolberg, T. A. Fjeldly, and B. Iñguez,
“Precise Modeling Framework for Short-Channel Double-Gate and Gate-All-Around MOSFETs”
IEEE Trans. Electron Devices, vol. 55, no.10, pp. 2678-2686, 2008,

T. A. Fjeldly and H. Børli,
“2-D Modeling of Nanoscale Multigate MOSFETs”,
invited, Proc. 9th Int Conf. on Solid-State and Integr.- Circ. Techn. (ICSICT’08), Beijing, China, Oct. 2008.

Antonio Cerdeira, Benjamin Iniguez, Magali Estrada,
“Compact model for short channel symmetric doped double-gate MOSFETs”,
Solid-State Electronics, Vol. 52, Issue 7, Jul. 2008, pp. 1064-1070.

Sona P. Kumar, Anju Agrawal, Rishu Chaujar, Mridula Gupta, R. S. Gupta,
“Analytical modeling and simulation of subthreshold behavior in nanoscale dual material gate AlGaN/GaN HEMT”,
Superlattices and Microstructures, Vol. 44, Issue 1, Jul. 2008, pp. 37-53.

Rishu Chaujar, Ravneet Kaur, Manoj Saxena, Mridula Gupta, R. S. Gupta,
“Intermodulation distortion and linearity performance assessment of 50-nm gate length L-DUMGAC MOSFET for RFIC design”
Superlattices and Microstructures, In Press, Corrected Proof, Available online 17 June 2008.

V. Sverdlov, E. Ungersboeck, H. Kosina and S. Selberherr,
“Current transport models for nanoscale semiconductor devices”,
Materials Science and Engineering: R: Reports, Vol. 58, Issue 6, 7 January 2008, pp. 228-270.

K. Rogdakis, Seoung-Yong Lee, M. Bescond, Sang-Kwon Lee, E. Bano, K. Zekentes,
“3C-Silicon Carbide Nanowire FET: An Experimental and Theoretical Approach”,
Electron Devices, IEEE Transactions on Vol. 55, Issue 8, Aug. 2008 pp. 1970 – 1976.

A. Bindal, S. Hamedi-Hagh,
“Silicon Nano-Wire Transistors and their Applications for the Future of VLSI: an Exploratory Design Study of a 16×16 SRAM”
(accepted by Journal of Nanoelectronics and Optoelectronics).

A. Bindal, T. Ogura, S. Hamedi-Hagh,
“Silicon Nano-Wire Technology for the Use of Field Programmable Gate Array Structures”
(submitted to IEEE Transactions on Nanotechnology).

Abhinav Kranti and G. Alastair Armstrong,
“Source/drain extension region engineering in nanoscale double gate SOI MOSFETs: Novel design methodology for low-voltage analog applications”,
Microelectronic Engineering, Vol. 84, Issue 12, December 2007, pp. 2775-2784.

Chi-Woo Lee, Se-Re-Na Yun, Chong-Gun Yu, Jong-Tae Park and Jean-Pierre Colinge,
“Device design guidelines for nano-scale MuGFETs”,
Solid-State Electronics, Vol. 51, Issue 3, March 2007, pp. 505-510.

A. Bindal, A. Naresh, P. Yuan, K. K. Nguyen, S. Hamedi-Hagh,
“The Design of Dual Work Function CMOS Transistors and Circuits Using Silicon Nano-Wire Technology”,
IEEE Trans. Nanotechnology, Vol. 6, No. 3, pp. 291-302, 2007.

A. Bindal, S. Hamedi-Hagh,
“The Design of a New Spiking Neuron Using Silicon Nano-Wire Technology”,
Nanotechnology (Institute of Physics), Vol. 18, 095201, 2007.

A. Bindal, S. Hamedi-Hagh,
“Static NMOS Circuits Using Silicon Nano-Wire Technology for Crossbar Architectures”,
Semicond. Sci. Technol. (Institute of Physics), Vol. 22, pp. 54-64, 2007.

A. Bindal, S. Hamedi-Hagh,
“An Exploratory Study on Power Efficent Silicon Nano-Wire Dynamic NMOSFET/PMESFET Logic”,
IET (formerly IEE) Sci. Meas. Technol. Vol. 1, No. 2, pp. 121-130, 2007.

A. Bindal, S. Hamedi-Hagh,
“A New Spiking Neuron Design Using Silicon Nano-Wire Technology”,
Proc. of Nano Sci. and Technol. Inst. (NSTI), San Jose, California, 2007.

Chin Hong Teoh, R. Ismail,
“Device Design Consideration for Nanoscale MOSFET Using Semiconductor TCAD Tools”,
IEEE International Conference on Semiconductor Electronics, 2006. ICSE ’06. Oct. 29 2006 – Dec. 1 2006, pp. 906 – 910.

Jaehong Lee, Junsoo Kim, Juhwan Jung, Seungbum Hong, Byung-Gook Park, Jong Duk Lee, Hyungcheol Shin,
“A new resistive probe with higher resolution”,
IEEE Nanotechnology Materials and Devices Conference, 2006. NMDC 2006. Vol. 1, 22-25 Oct. 2006, pp. 114 – 115.

C. Ravariu, A. Rusu, F. Udrea, F. Ravariu,
“Simulations results of some Diamond On Insulator nano-MISFETs”
Diamond and Related Materials. Vol. 15, No. 4-8, Apr. – Aug. 2006, pp. 777-782.

A. Bindal, S. Hamedi-Hagh,
“The Impact of Silicon Nano-Wire Technology on the Design of Single Work Function CMOS Transistors and Circuits”,
Nanotechnology (Institute of Physics), Vol. 17, ppp. 4340-4351, 2006.

A. Bindal, S. Hamedi-Hagh,
“The Design and Analysis of Dynamic NMOSFET/PMESFET Logic Using Silicon Nano-Wire Technology”,
Semicond. Sci. Technol. (Institute of Physics), Vol. 21, ppp. 1002-1012, 2006.

A. Bindal, K. Aflatooni,
“The Design of a Silicon Wire DRAM Cell for Very Dense DRAM Architectures”,
Proc. of Nano Sci. and Technol. Inst. (NSTI), Anaheim, California, 2005.

A. K. Goel, H. Gopinathannair,
“Capacitance extraction for the nanoscale on-chip interconnects”,
IEEE International Conference on Semiconductor Electronics, 2004. ICSE 2004. 7-9 Dec. 2004 pp. 5.

I. Pesic, A. Mutlu, N. Gunther, M. Rahman, J. Schulze, W. Hansch, I. Eisele,
“Single-electron-transistor behavior in deep sub-0.1”
Device Research Conference – Conference Digest, DRC 2004, pp. 93-94.

A. Ferron1, B. Cottle2, G. Curatola3, G. Fiori3, E. Guichard1,
“Schrödinger Approach and Density Gradient Model for Quantum Effects Modeling”,
1 Silvaco Data Systems, 55 rue Blaise Pascal, 38330 Montbonnot Saint-Martin, France
2 Silvaco International, 2811 Mission Blvd. 6th Floor, Santa Clara, CA 95054, USA
3 University of Pisa, Via Diotisalvi 2, I-56122, Pisa, Italy

A. Bindal, D. Parent, L. He, S. Kilic,
“A MOSFET Design Laboratory”,
Int. Conf. Eng. Edu., Gainesville, Florida, 2004.

C. Kim, M. Li, A. Lowe, N. Venkataramaiah, K. Richmond, J. Kaysen, F. Cerrina,
“DNA microarrays: An imaging study”
Journal of Vacuum Science and Technology B: Microelectronics and Nanometer Structures, 2003, Vol. 21, Issue 6, pp. 2946-2950.

G. M. Kim, A. Kovalgin, J. Holleman and et al.,
“Replication molds having nanometer-scale shape control fabricated by means of oxidation and etching”
Journal of Nanoscience and Nanotechnology, Vol. 2, Feb. 2002, pp. 55-59.