{"id":29424,"date":"2003-01-01T23:50:15","date_gmt":"2003-01-01T23:50:15","guid":{"rendered":"https:\/\/silvaco.com\/uncategorized\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/"},"modified":"2021-07-08T18:37:31","modified_gmt":"2021-07-09T01:37:31","slug":"a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits","status":"publish","type":"post","link":"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/","title":{"rendered":"A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits"},"content":{"rendered":"<div id='template_overview'  class='avia-section main_color avia-section-small avia-no-border-styling  avia-bg-style-scroll  avia-builder-el-0  el_before_av_section  avia-builder-el-first   container_wrap fullsize' style='background-color: #ffffff;  margin-top:0px; margin-bottom:0px; '  ><div class='container' ><main  role=\"main\" itemprop=\"mainContentOfPage\"  class='template-page content  av-content-full alpha units'><div class='post-entry post-entry-type-page post-entry-29424'><div class='entry-content-wrapper clearfix'>\n<div class='flex_column_table av-equal-height-column-flextable -flextable' style='margin-top:20px; margin-bottom:0px; '><div class=\"flex_column av_three_fourth  flex_column_table_cell av-equal-height-column av-align-top first  avia-builder-el-1  el_before_av_one_fourth  avia-builder-el-first  \" style='padding:0px 0px 0px 0px ; border-radius:0px; '><section class=\"av_textblock_section \"  itemscope=\"itemscope\" itemtype=\"https:\/\/schema.org\/BlogPosting\" itemprop=\"blogPost\" ><div class='avia_textblock  '   itemprop=\"text\" ><h1>A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits<\/h1>\n<h3>Introduction<\/h3>\n<p>This paper introduces a CAD framework for co-simulation of hybrid circuits containing CMOS and SET (Single Electron Transistor) devices. An improved analytical model for SET is also formulated and shown to be applicable in both digital and analog domains. Particularly, the extension of the recent MIB model for single\/multi gate symmetric\/asymmetric device for a wide range of drain to source voltage and temperature is addressed. Circuit level co-simulations are successfully performed by implementing the SET analytical model in Analog Hardware Description Language (AHDL) of a professional circuit simulator SmartSpice. Validation at device and circuit level is carried out by Monte-Carlo simulations. Some novel functionality hybrid CMOS-SET circuit characteristics: (i) SET neuron (ii) Multiple valued logic circuit and (iii) a new Negative Differential Resistance (NDR) circuit, are also predicted by the proposed SET model and analyzed using the new hybrid simulator.<\/p>\n<\/div><\/section><\/div><div class='av-flex-placeholder'><\/div><div class=\"flex_column av_one_fourth  flex_column_table_cell av-equal-height-column av-align-top av-zero-column-padding   avia-builder-el-3  el_after_av_three_fourth  avia-builder-el-last  \" style='border-radius:0px; ' id=\"whitepaper\" ><p><div  class='avia-builder-widget-area clearfix  avia-builder-el-4  el_before_av_image  avia-builder-el-first '><div id=\"nav_menu-29\" class=\"widget clearfix widget_nav_menu\"><div class=\"menu-simulation-standard-side-menu-japanese-container\"><ul id=\"menu-simulation-standard-side-menu-japanese\" class=\"menu\"><li id=\"menu-item-26253\" class=\"menu-item menu-item-type-post_type menu-item-object-page menu-item-26253\"><a href=\"https:\/\/silvaco.com\/ja\/technical-library\/simulation-standard\/\">Simulation Standard<\/a><\/li>\n<\/ul><\/div><\/div><\/div><br \/>\n<div  class='avia-image-container  av-styling-    avia-builder-el-5  el_after_av_sidebar  el_before_av_button  avia-align-center '  itemprop=\"image\" itemscope=\"itemscope\" itemtype=\"https:\/\/schema.org\/ImageObject\"  ><div class='avia-image-container-inner'><div class='avia-image-overlay-wrap'><a href=\"\/dynamicweb\/jsp\/downloads\/DownloadDocStepsAction.do?req=download&amp;nm=simstd_jan_2003_a1.pdf\" class='avia_image' target=\"_blank\" rel=\"noopener noreferrer\"><img decoding=\"async\" width=\"750\" height=\"1000\" class='wp-image-21881 avia-img-lazy-loading-not-21881 avia_image' src=\"https:\/\/silvaco.com\/wp-content\/uploads\/simulationstandard\/simstd_jan_2003_a1-e1611191521507.jpg\" alt='' title='simstd_jan_2003_a1'  itemprop=\"thumbnailUrl\"  \/><\/a><\/div><\/div><\/div><br \/>\n<div  class='avia-button-wrap avia-button-center  avia-builder-el-6  el_after_av_image  avia-builder-el-last ' ><a href='\/dynamicweb\/jsp\/downloads\/DownloadDocStepsAction.do?req=download&amp;nm=simstd_jan_2003_a1.pdf' class='avia-button  avia-color-grey   avia-icon_select-yes-right-icon avia-size-small avia-position-center ' target=\"_blank\" rel=\"noopener noreferrer\"><span class='avia_iconbox_title' >Download Simulation Standard<\/span><span class='avia_button_icon avia_button_icon_right' aria-hidden='true' data-av_icon='\ue875' data-av_iconfont='entypo-fontello'><\/span><\/a><\/div><\/p><\/div><\/div><!--close column table wrapper. Autoclose: 1 --><\/div><\/div><\/main><!-- close content main element --><\/div><\/div><div id='av_section_2'  class='avia-section main_color avia-section-small avia-no-border-styling  avia-bg-style-scroll  avia-builder-el-7  el_after_av_section  avia-builder-el-last   container_wrap fullsize' style='background-color: #ffffff;  margin-top:0px; margin-bottom:0px; '  ><div class='container' ><div class='template-page content  av-content-full alpha units'><div class='post-entry post-entry-type-page post-entry-29424'><div class='entry-content-wrapper clearfix'>\n<div class='flex_column_table av-equal-height-column-flextable -flextable' style='margin-top:20px; margin-bottom:0px; '><div class=\"flex_column av_one_full  flex_column_table_cell av-equal-height-column av-align-top first  avia-builder-el-8  avia-builder-el-no-sibling  \" style='padding:0px 0px 0px 0px ; border-radius:0px; '><\/div><\/div><!--close column table wrapper. Autoclose: 1 -->\n<\/p>\n","protected":false},"excerpt":{"rendered":"<p>This paper introduces a CAD framework for co-simulation of hybrid circuits containing CMOS and SET (Single Electron Transistor) devices. An improved analytical model for SET is also formulated and shown to be applicable in both digital and analog domains.<\/p>\n","protected":false},"author":2,"featured_media":21881,"comment_status":"closed","ping_status":"closed","sticky":false,"template":"","format":"standard","meta":{"footnotes":""},"categories":[7570],"tags":[],"yoast_head":"<!-- This site is optimized with the Yoast SEO Premium plugin v24.0 (Yoast SEO v24.0) - https:\/\/yoast.com\/wordpress\/plugins\/seo\/ -->\n<title>A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits - \u30b7\u30eb\u30d0\u30b3\u30fb\u30b8\u30e3\u30d1\u30f3 : Silvaco Japan<\/title>\n<meta name=\"description\" content=\"A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits\" \/>\n<meta name=\"robots\" content=\"index, follow, max-snippet:-1, max-image-preview:large, max-video-preview:-1\" \/>\n<link rel=\"canonical\" href=\"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/\" \/>\n<meta property=\"og:locale\" content=\"ja_JP\" \/>\n<meta property=\"og:type\" content=\"article\" \/>\n<meta property=\"og:title\" content=\"A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits\" \/>\n<meta property=\"og:description\" content=\"A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits\" \/>\n<meta property=\"og:url\" content=\"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/\" \/>\n<meta property=\"og:site_name\" content=\"\u30b7\u30eb\u30d0\u30b3\u30fb\u30b8\u30e3\u30d1\u30f3 : Silvaco Japan\" \/>\n<meta property=\"article:publisher\" content=\"https:\/\/www.facebook.com\/SilvacoSoftware\/\" \/>\n<meta property=\"article:published_time\" content=\"2003-01-01T23:50:15+00:00\" \/>\n<meta property=\"article:modified_time\" content=\"2021-07-09T01:37:31+00:00\" \/>\n<meta property=\"og:image\" content=\"https:\/\/silvaco.com\/wp-content\/uploads\/simulationstandard\/simstd_jan_2003_a1-e1611191521507.jpg\" \/>\n\t<meta property=\"og:image:width\" content=\"750\" \/>\n\t<meta property=\"og:image:height\" content=\"1000\" \/>\n\t<meta property=\"og:image:type\" content=\"image\/jpeg\" \/>\n<meta name=\"author\" content=\"Graham Bell\" \/>\n<meta name=\"twitter:card\" content=\"summary_large_image\" \/>\n<meta name=\"twitter:creator\" content=\"@SilvacoSoftware\" \/>\n<meta name=\"twitter:site\" content=\"@SilvacoSoftware\" \/>\n<meta name=\"twitter:label1\" content=\"\u57f7\u7b46\u8005\" \/>\n\t<meta name=\"twitter:data1\" content=\"Graham Bell\" \/>\n\t<meta name=\"twitter:label2\" content=\"\u63a8\u5b9a\u8aad\u307f\u53d6\u308a\u6642\u9593\" \/>\n\t<meta name=\"twitter:data2\" content=\"5\u5206\" \/>\n<script type=\"application\/ld+json\" class=\"yoast-schema-graph\">{\"@context\":\"https:\/\/schema.org\",\"@graph\":[{\"@type\":\"WebPage\",\"@id\":\"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/\",\"url\":\"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/\",\"name\":\"A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits - \u30b7\u30eb\u30d0\u30b3\u30fb\u30b8\u30e3\u30d1\u30f3 : Silvaco Japan\",\"isPartOf\":{\"@id\":\"https:\/\/silvaco.com\/ja\/#website\"},\"primaryImageOfPage\":{\"@id\":\"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/#primaryimage\"},\"image\":{\"@id\":\"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/#primaryimage\"},\"thumbnailUrl\":\"https:\/\/silvaco.com\/wp-content\/uploads\/simulationstandard\/simstd_jan_2003_a1-e1611191521507.jpg\",\"datePublished\":\"2003-01-01T23:50:15+00:00\",\"dateModified\":\"2021-07-09T01:37:31+00:00\",\"author\":{\"@id\":\"https:\/\/silvaco.com\/ja\/#\/schema\/person\/1a2f500c079fbc9fde16ab92d975b1d7\"},\"description\":\"A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits\",\"breadcrumb\":{\"@id\":\"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/#breadcrumb\"},\"inLanguage\":\"ja\",\"potentialAction\":[{\"@type\":\"ReadAction\",\"target\":[\"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/\"]}]},{\"@type\":\"ImageObject\",\"inLanguage\":\"ja\",\"@id\":\"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/#primaryimage\",\"url\":\"https:\/\/silvaco.com\/wp-content\/uploads\/simulationstandard\/simstd_jan_2003_a1-e1611191521507.jpg\",\"contentUrl\":\"https:\/\/silvaco.com\/wp-content\/uploads\/simulationstandard\/simstd_jan_2003_a1-e1611191521507.jpg\",\"width\":750,\"height\":1000},{\"@type\":\"BreadcrumbList\",\"@id\":\"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/#breadcrumb\",\"itemListElement\":[{\"@type\":\"ListItem\",\"position\":1,\"name\":\"Home\",\"item\":\"https:\/\/silvaco.com\/ja\/\"},{\"@type\":\"ListItem\",\"position\":2,\"name\":\"A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits\"}]},{\"@type\":\"WebSite\",\"@id\":\"https:\/\/silvaco.com\/ja\/#website\",\"url\":\"https:\/\/silvaco.com\/ja\/\",\"name\":\"\u30b7\u30eb\u30d0\u30b3\u30fb\u30b8\u30e3\u30d1\u30f3 : Silvaco Japan\",\"description\":\"\",\"potentialAction\":[{\"@type\":\"SearchAction\",\"target\":{\"@type\":\"EntryPoint\",\"urlTemplate\":\"https:\/\/silvaco.com\/ja\/?s={search_term_string}\"},\"query-input\":{\"@type\":\"PropertyValueSpecification\",\"valueRequired\":true,\"valueName\":\"search_term_string\"}}],\"inLanguage\":\"ja\"},{\"@type\":\"Person\",\"@id\":\"https:\/\/silvaco.com\/ja\/#\/schema\/person\/1a2f500c079fbc9fde16ab92d975b1d7\",\"name\":\"Graham Bell\",\"image\":{\"@type\":\"ImageObject\",\"inLanguage\":\"ja\",\"@id\":\"https:\/\/silvaco.com\/ja\/#\/schema\/person\/image\/\",\"url\":\"https:\/\/secure.gravatar.com\/avatar\/c75c96900d3ae269ee39ee7f96e2a193?s=96&d=blank&r=g\",\"contentUrl\":\"https:\/\/secure.gravatar.com\/avatar\/c75c96900d3ae269ee39ee7f96e2a193?s=96&d=blank&r=g\",\"caption\":\"Graham Bell\"},\"url\":\"https:\/\/silvaco.com\/ja\/author\/graham\/\"}]}<\/script>\n<!-- \/ Yoast SEO Premium plugin. -->","yoast_head_json":{"title":"A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits - \u30b7\u30eb\u30d0\u30b3\u30fb\u30b8\u30e3\u30d1\u30f3 : Silvaco Japan","description":"A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits","robots":{"index":"index","follow":"follow","max-snippet":"max-snippet:-1","max-image-preview":"max-image-preview:large","max-video-preview":"max-video-preview:-1"},"canonical":"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/","og_locale":"ja_JP","og_type":"article","og_title":"A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits","og_description":"A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits","og_url":"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/","og_site_name":"\u30b7\u30eb\u30d0\u30b3\u30fb\u30b8\u30e3\u30d1\u30f3 : Silvaco Japan","article_publisher":"https:\/\/www.facebook.com\/SilvacoSoftware\/","article_published_time":"2003-01-01T23:50:15+00:00","article_modified_time":"2021-07-09T01:37:31+00:00","og_image":[{"width":750,"height":1000,"url":"https:\/\/silvaco.com\/wp-content\/uploads\/simulationstandard\/simstd_jan_2003_a1-e1611191521507.jpg","type":"image\/jpeg"}],"author":"Graham Bell","twitter_card":"summary_large_image","twitter_creator":"@SilvacoSoftware","twitter_site":"@SilvacoSoftware","twitter_misc":{"\u57f7\u7b46\u8005":"Graham Bell","\u63a8\u5b9a\u8aad\u307f\u53d6\u308a\u6642\u9593":"5\u5206"},"schema":{"@context":"https:\/\/schema.org","@graph":[{"@type":"WebPage","@id":"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/","url":"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/","name":"A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits - \u30b7\u30eb\u30d0\u30b3\u30fb\u30b8\u30e3\u30d1\u30f3 : Silvaco Japan","isPartOf":{"@id":"https:\/\/silvaco.com\/ja\/#website"},"primaryImageOfPage":{"@id":"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/#primaryimage"},"image":{"@id":"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/#primaryimage"},"thumbnailUrl":"https:\/\/silvaco.com\/wp-content\/uploads\/simulationstandard\/simstd_jan_2003_a1-e1611191521507.jpg","datePublished":"2003-01-01T23:50:15+00:00","dateModified":"2021-07-09T01:37:31+00:00","author":{"@id":"https:\/\/silvaco.com\/ja\/#\/schema\/person\/1a2f500c079fbc9fde16ab92d975b1d7"},"description":"A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits","breadcrumb":{"@id":"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/#breadcrumb"},"inLanguage":"ja","potentialAction":[{"@type":"ReadAction","target":["https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/"]}]},{"@type":"ImageObject","inLanguage":"ja","@id":"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/#primaryimage","url":"https:\/\/silvaco.com\/wp-content\/uploads\/simulationstandard\/simstd_jan_2003_a1-e1611191521507.jpg","contentUrl":"https:\/\/silvaco.com\/wp-content\/uploads\/simulationstandard\/simstd_jan_2003_a1-e1611191521507.jpg","width":750,"height":1000},{"@type":"BreadcrumbList","@id":"https:\/\/silvaco.com\/ja\/simulation-standard\/a-cad-framework-for-co-design-and-analysis-of-cmos-set-hybrid-integrated-circuits\/#breadcrumb","itemListElement":[{"@type":"ListItem","position":1,"name":"Home","item":"https:\/\/silvaco.com\/ja\/"},{"@type":"ListItem","position":2,"name":"A CAD Framework for Co-Design and Analysis of CMOS-SET Hybrid Integrated Circuits"}]},{"@type":"WebSite","@id":"https:\/\/silvaco.com\/ja\/#website","url":"https:\/\/silvaco.com\/ja\/","name":"\u30b7\u30eb\u30d0\u30b3\u30fb\u30b8\u30e3\u30d1\u30f3 : Silvaco Japan","description":"","potentialAction":[{"@type":"SearchAction","target":{"@type":"EntryPoint","urlTemplate":"https:\/\/silvaco.com\/ja\/?s={search_term_string}"},"query-input":{"@type":"PropertyValueSpecification","valueRequired":true,"valueName":"search_term_string"}}],"inLanguage":"ja"},{"@type":"Person","@id":"https:\/\/silvaco.com\/ja\/#\/schema\/person\/1a2f500c079fbc9fde16ab92d975b1d7","name":"Graham Bell","image":{"@type":"ImageObject","inLanguage":"ja","@id":"https:\/\/silvaco.com\/ja\/#\/schema\/person\/image\/","url":"https:\/\/secure.gravatar.com\/avatar\/c75c96900d3ae269ee39ee7f96e2a193?s=96&d=blank&r=g","contentUrl":"https:\/\/secure.gravatar.com\/avatar\/c75c96900d3ae269ee39ee7f96e2a193?s=96&d=blank&r=g","caption":"Graham Bell"},"url":"https:\/\/silvaco.com\/ja\/author\/graham\/"}]}},"_links":{"self":[{"href":"https:\/\/silvaco.com\/ja\/wp-json\/wp\/v2\/posts\/29424"}],"collection":[{"href":"https:\/\/silvaco.com\/ja\/wp-json\/wp\/v2\/posts"}],"about":[{"href":"https:\/\/silvaco.com\/ja\/wp-json\/wp\/v2\/types\/post"}],"author":[{"embeddable":true,"href":"https:\/\/silvaco.com\/ja\/wp-json\/wp\/v2\/users\/2"}],"replies":[{"embeddable":true,"href":"https:\/\/silvaco.com\/ja\/wp-json\/wp\/v2\/comments?post=29424"}],"version-history":[{"count":1,"href":"https:\/\/silvaco.com\/ja\/wp-json\/wp\/v2\/posts\/29424\/revisions"}],"predecessor-version":[{"id":29429,"href":"https:\/\/silvaco.com\/ja\/wp-json\/wp\/v2\/posts\/29424\/revisions\/29429"}],"wp:featuredmedia":[{"embeddable":true,"href":"https:\/\/silvaco.com\/ja\/wp-json\/wp\/v2\/media\/21881"}],"wp:attachment":[{"href":"https:\/\/silvaco.com\/ja\/wp-json\/wp\/v2\/media?parent=29424"}],"wp:term":[{"taxonomy":"category","embeddable":true,"href":"https:\/\/silvaco.com\/ja\/wp-json\/wp\/v2\/categories?post=29424"},{"taxonomy":"post_tag","embeddable":true,"href":"https:\/\/silvaco.com\/ja\/wp-json\/wp\/v2\/tags?post=29424"}],"curies":[{"name":"wp","href":"https:\/\/api.w.org\/{rel}","templated":true}]}}